Resource Utilization for Audio Formatter v1.0

Vivado Design Suite Release 2024.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Virtex-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_S2MM
C_MAX_NUM_CHANNELS_S2MM
C_PACKING_MODE_S2MM
C_S2MM_DATAFORMAT
C_INCLUDE_MM2S
C_MAX_NUM_CHANNELS_MM2S
C_PACKING_MODE_MM2S
C_MM2S_DATAFORMAT
C_MM2S_ADDR_WIDTH
C_S2MM_ADDR_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7vx485t ffg1157 1 test_v7_wMM2S_w2CH_w55BAW_INTRLVD_wPCM2AES 0 2 0 1 1 2 0 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 948 1735 0 0 1 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wMM2S_w2CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 2 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 1273 1987 0 0 2 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wMM2S_w4CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 4 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 1679 2192 0 0 4 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wMM2S_w8CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 8 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 2551 2609 0 0 8 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wS2MM_w2CH_w39BAW_INTRLVD_wAES2PCM 1 2 0 0 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1043 2038 0 0 1 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wS2MM_w2CH_w39BAW_NON_INTRLVD_wAES2PCM 1 2 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1141 2075 0 0 1 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wS2MM_w4CH_w39BAW_NON_INTRLVD_wAES2PCM 1 4 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1292 2343 0 0 1 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 test_v7_wS2MM_w8CH_w39BAW_NON_INTRLVD_wAES2PCM 1 8 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1593 2875 0 0 1 PRODUCTION 1.12 2014-09-11

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_S2MM
C_MAX_NUM_CHANNELS_S2MM
C_PACKING_MODE_S2MM
C_S2MM_DATAFORMAT
C_INCLUDE_MM2S
C_MAX_NUM_CHANNELS_MM2S
C_PACKING_MODE_MM2S
C_MM2S_DATAFORMAT
C_MM2S_ADDR_WIDTH
C_S2MM_ADDR_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 test_zuplus_wMM2S_w2CH_w55BAW_INTRLVD_wPCM2AES 0 2 0 1 1 2 0 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 974 1799 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wMM2S_w2CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 2 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 1336 2115 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wMM2S_w4CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 4 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 1769 2448 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wMM2S_w8CH_w55BAW_NON_INTRLVD_wPCM2AES 0 2 0 1 1 8 1 3 55 64 aud_mclk=99 m_axis_mm2s_aclk=100 s_axi_lite_aclk=100 2704 3096 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wS2MM_w2CH_w39BAW_INTRLVD_wAES2PCM 1 2 0 0 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1053 2102 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wS2MM_w2CH_w39BAW_NON_INTRLVD_wAES2PCM 1 2 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1153 2139 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wS2MM_w4CH_w39BAW_NON_INTRLVD_wAES2PCM 1 4 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1317 2402 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 test_zuplus_wS2MM_w8CH_w39BAW_NON_INTRLVD_wAES2PCM 1 8 0 1 0 2 0 3 64 39 s_axi_lite_aclk=100 s_axis_s2mm_aclk=100 1662 2939 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.