Performance and Resource Utilization for AXI Data FIFO v2.1

Vivado Design Suite Release 2024.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
WRITE_FIFO_DEPTH
READ_FIFO_DEPTH
WRITE_FIFO_DELAY
READ_FIFO_DELAY
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t fbg676 2 axi4_bram_7a2 AXI4 READ_WRITE 32 1024 4 512 512 0 0 N/A 269 129 2309 0 30 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 axi4_lutram_7a2 AXI4 READ_WRITE 32 1024 4 32 32 0 0 N/A 319 1523 4450 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 axi4_pkt_7a2 AXI4 READ_WRITE 32 1024 4 512 512 1 1 N/A 269 333 2828 0 30 2 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
WRITE_FIFO_DEPTH
READ_FIFO_DEPTH
WRITE_FIFO_DELAY
READ_FIFO_DELAY
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 2 axi4_bram_7k2 AXI4 READ_WRITE 32 1024 4 512 512 0 0 N/A 388 145 2316 0 30 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 axi4_lutram_7k2 AXI4 READ_WRITE 32 1024 4 32 32 0 0 N/A 457 1530 4450 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 axi4_pkt_7k2 AXI4 READ_WRITE 32 1024 4 512 512 1 1 N/A 363 350 2828 0 30 2 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
WRITE_FIFO_DEPTH
READ_FIFO_DEPTH
WRITE_FIFO_DELAY
READ_FIFO_DELAY
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku040 ffva1156 2 axi4_pkt_ku2 AXI4 READ_WRITE 32 1024 4 512 512 1 1 N/A 450 338 2858 0 30 2 PRODUCTION 1.25 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
WRITE_FIFO_DEPTH
READ_FIFO_DEPTH
WRITE_FIFO_DELAY
READ_FIFO_DELAY
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku5p ffvb676 2 axi4_bram_ku2 AXI4 READ_WRITE 32 1024 4 512 512 0 0 N/A 613 153 2364 0 30 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 axi4_lutram_ku2 AXI4 READ_WRITE 32 1024 4 32 32 0 0 N/A 738 1326 4485 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 axi4_pkt_ku5p AXI4 READ_WRITE 32 1024 4 512 512 1 1 N/A 625 354 2861 0 30 2 PRODUCTION 1.29 05-01-2022

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
WRITE_FIFO_DEPTH
READ_FIFO_DEPTH
WRITE_FIFO_DELAY
READ_FIFO_DELAY
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 axi4_bram_7z2 AXI4 READ_WRITE 32 1024 4 512 512 0 0 N/A 613 152 2345 0 30 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_pkt_7z2 AXI4 READ_WRITE 32 1024 4 512 32 0 0 N/A 663 700 3338 0 16 1 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_pkt_zu9eg AXI4 READ_WRITE 32 1024 4 512 512 1 1 N/A 594 348 2837 0 30 2 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.