Performance and Resource Utilization for AXI Data Width Converter v2.1

Vivado Design Suite Release 2024.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t fbg676 2 downsize1024_7a2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 162 1433 1734 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize128_7a2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 193 692 814 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize256_7a2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 193 945 950 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize512_7a2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 162 1055 1214 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize64_7a2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 193 736 738 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize_lite_7a2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 472 110 55 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_7a2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 152 3002 5720 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_7a2_7a2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 172 3115 1554 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_async_mi_7a2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 232 3322 2188 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_async_si_7a2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 169 3309 2188 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_7a2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 203 692 967 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_7a2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 233 958 936 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_async_mi_7a2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 313 1086 1563 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_async_si_7a2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 219 1070 1563 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_7a2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 203 1044 1653 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_7a2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 213 1275 1033 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_async_mi_7a2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 294 1484 1661 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_async_si_7a2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 213 1467 1661 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_7a2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 182 1701 3015 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_7a2_7a2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 182 1937 1210 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_async_mi_7a2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 238 2111 1840 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_async_si_7a2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 175 2100 1840 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_7a2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 243 511 617 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_7a2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 269 811 881 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_async_mi_7a2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 313 937 1507 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_async_si_7a2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 257 933 1507 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize_lite_7a2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 700 38 13 0 0 0 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 2 downsize1024_7k2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 253 1445 1736 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize128_7k2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 304 704 814 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize256_7k2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 304 952 950 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize512_7k2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 274 1064 1214 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize64_7k2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 284 744 738 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize_lite_7k2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 771 112 55 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_7k2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 253 3021 5720 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_7k2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 284 3159 1554 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_async_mi_7k2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 375 3361 2191 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_async_si_7k2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 269 3334 2188 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_7k2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 334 697 967 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_7k2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 355 975 936 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_async_mi_7k2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 469 1116 1564 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_async_si_7k2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 344 1093 1563 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_7k2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 304 1075 1653 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_7k2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 350 1321 1033 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_async_mi_7k2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 450 1515 1661 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_async_si_7k2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 350 1490 1661 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_7k2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 269 1716 3015 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_7k2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 274 1974 1210 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_async_mi_7k2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 432 2212 1842 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_async_si_7k2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 257 2097 1840 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_7k2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 355 527 617 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_7k2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 425 840 881 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_async_mi_7k2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 438 956 1507 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_async_si_7k2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 407 979 1507 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize_lite_7k2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1106 38 14 0 0 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku085 flva1517 2 downsize1024_ku2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 344 1977 1734 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize128_ku2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 415 733 814 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize256_ku2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 375 969 950 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize512_ku2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 395 1323 1215 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize64_ku2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 405 672 741 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize_lite_ku2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 934 110 55 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize1024_fifo_async_si_ku2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 394 3334 2196 0 16 32 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize1024_fifo_ku2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 375 3228 1563 0 16 32 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize1024_ku2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 324 3081 5728 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize128_fifo_async_mi_ku2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 582 1131 1566 0 2 4 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize128_fifo_ku2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 466 1005 946 0 2 4 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize128_ku2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 405 737 967 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize256_fifo_ku2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 395 1298 1036 0 4 8 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize256_ku2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 395 1086 1653 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize512_fifo_async_si_ku2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 394 2127 1842 0 8 16 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize512_fifo_ku2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 395 2022 1215 0 8 16 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize512_ku2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 365 1809 3016 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_mi_ku040 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 582 963 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_mi_ku2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 582 963 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_si_ku040 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 500 955 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize64_fifo_ku2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 487 832 884 0 1 2 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize64_ku2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 456 540 617 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize_lite_ku2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1259 38 13 0 0 0 PRODUCTION 1.26 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku5p ffvb676 2 downsize1024_ku5p AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 487 1972 1734 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize128_ku5p AXI4 READ_WRITE 128 64 4 none s_axi_aclk 586 750 814 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize256_ku5p AXI4 READ_WRITE 256 128 4 none s_axi_aclk 515 975 950 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize512_ku5p AXI4 READ_WRITE 512 256 4 none s_axi_aclk 522 1323 1214 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize64_ku5p AXI4 READ_WRITE 64 32 4 none s_axi_aclk 607 686 738 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize_lite_ku5p AXI4LITE READ_WRITE 64 32 none s_axi_aclk 1240 109 55 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_async_mi_ku2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 569 3408 2207 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_async_si_ku5p AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 557 3325 2195 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_ku5p_ku5p AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 543 3262 1564 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_ku5p AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 431 3017 5727 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_fifo_async_si_ku2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 632 1123 1565 0 2 4 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_fifo_ku5p AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 649 1008 939 0 2 4 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_ku5p AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 593 800 967 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_async_mi_ku2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 1510 1663 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_async_si_ku2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 588 1505 1663 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_ku5p AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 614 1333 1038 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_ku5p AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 536 1089 1653 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_fifo_async_mi_ku2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 663 2212 1853 0 8 16 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_fifo_ku5p_ku5p AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 543 2000 1213 0 8 16 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_ku5p AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 501 1805 3021 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_mi_ku5p AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 970 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_si_ku2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 713 976 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_si_ku5p AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 713 976 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_ku5p AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 726 875 884 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_ku5p AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 593 569 617 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize_lite_ku5p AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1816 37 13 0 0 0 PRODUCTION 1.29 05-01-2022

Zynq-7000

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7z045 ffg900 2 downsize1024_7z2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 253 1442 1734 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize128_7z2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 294 704 814 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize256_7z2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 314 955 951 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize512_7z2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 284 1070 1214 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize64_7z2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 294 747 738 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize_lite_7z2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 730 110 55 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize1024_7z2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 253 3023 5720 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize1024_fifo_7z2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 269 3150 1554 0 16 32 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize128_7z2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 344 704 967 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize128_fifo_7z2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 334 973 936 0 2 4 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize256_7z2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 314 1079 1653 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize256_fifo_7z2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 294 1301 1033 0 4 8 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize512_7z2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 263 1716 3015 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize512_fifo_7z2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 274 1973 1210 0 8 16 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize64_7z2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 334 516 617 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize64_fifo_7z2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 405 843 882 0 1 2 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize_lite_7z2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1081 39 13 0 0 0 PRODUCTION 1.12 2019-11-22

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 downsize1024_zu9e AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 487 1974 1734 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize128_zu9e AXI4 READ_WRITE 128 64 4 none s_axi_aclk 593 749 814 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize256_zu9e AXI4 READ_WRITE 256 128 4 none s_axi_aclk 529 978 951 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize512_zu9e AXI4 READ_WRITE 512 256 4 none s_axi_aclk 487 1324 1214 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize64_zu9e AXI4 READ_WRITE 64 32 4 none s_axi_aclk 614 681 738 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize_lite_zu9e AXI4LITE READ_WRITE 64 32 none s_axi_aclk 1218 109 55 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_async_mi_7z2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 594 3453 2219 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_async_si_7z2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 557 3341 2201 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_zu9e_zu9e AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 515 3280 1565 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_zu9e AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 466 3085 5727 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_async_mi_7z2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 1121 1565 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_async_si_7z2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 613 1133 1565 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_zu9e AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 663 1009 941 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_zu9e AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 614 804 967 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_async_mi_7z2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 1515 1664 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_async_si_7z2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 569 1484 1663 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_zu9e AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 586 1340 1036 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_zu9e AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 522 1089 1653 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_async_mi_7z2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 663 2213 1860 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_async_si_7z2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 575 2130 1843 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_zu9e_zu9e AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 529 2006 1213 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_zu9e AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 522 1805 3015 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_async_mi_7z2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 969 1509 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_async_si_7z2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 669 963 1509 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_zu9e AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 698 864 884 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_zu9e AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 628 576 617 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize_lite_zu9e AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1809 37 13 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.