Performance and Resource Utilization for AXI Register Slice v2.1

Vivado Design Suite Release 2024.1

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t fbg676 2 axi4_full_7a2 AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 419 2332 4680 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 axi4_light_7a2 AXI4 READ_WRITE 32 1024 4 7 7 7 7 7 N/A 472 17 2332 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 axi4lite_7a2 AXI4LITE READ_WRITE 32 64 7 7 7 7 7 N/A 666 20 222 0 0 0 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 2 axi4_full_7k2 AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 566 2333 4671 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 axi4_light_7k2 AXI4 READ_WRITE 32 1024 4 7 7 7 7 7 N/A 712 18 2332 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 axi4lite_7k2 AXI4LITE READ_WRITE 32 64 7 7 7 7 7 N/A 884 19 222 0 0 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku040 ffva1156 2 axi4_full_ku040 AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 831 2330 4658 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 axi4_light_ku040 AXI4 READ_WRITE 32 1024 4 7 7 7 7 7 N/A 897 14 2332 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 axi4lite_ku040 AXI4LITE READ_WRITE 32 64 7 7 7 7 7 N/A 1117 15 222 0 0 0 PRODUCTION 1.25 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku5p ffvb676 2 axi4_full_ku5p AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 950 2331 4679 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 axi4_light_ku5p AXI4 READ_WRITE 32 1024 4 7 7 7 7 7 N/A 1057 15 2332 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 axi4lite_ku5p AXI4LITE READ_WRITE 32 64 7 7 7 7 7 N/A 1423 15 222 0 0 0 PRODUCTION 1.29 05-01-2022
xcku11p ffve1517 2 char_versal_qor_axi4_full_ku11p AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 891 2331 4679 0 0 0 PRODUCTION 1.29 05-01-2022

qvirtex7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xq7vx485t rf1930 1I axi3_multi_slr_1 AXI3 READ_WRITE 20 256 2 967 0 672 576 533 1 1 3 15 9 2 4 4 4 0 18 21 0 0 0 1 0 1 1 0 0 0 16 2 4 69 143 N/A 366 4878 19453 0 0 0 PRODUCTION 1.07 2015-10-01

Versal ACAP

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvm1302 nbvb1024 2MP axi3_multi_slr_2 AXI3 READ_WRITE 20 256 2 967 0 672 576 533 1 1 3 15 9 2 4 4 4 0 18 21 0 0 0 1 0 1 1 0 0 0 16 2 4 69 143 N/A 712 6206 19437 0 0 0 PRODUCTION 2.03 2023-09-04
xave1752 vsva2197 1LP axi_reg_char_1 AXI3 READ_WRITE 37 64 5 0 854 56 176 0 1 7 10 6 7 0 0 22 7 0 0 1 1 1 1 0 1 1 1 15 3 14 12 254 N/A 613 624 2075 0 0 0 PRODUCTION 2.06 2024-03-29
xcvm1102 sfva784 2LLI axi_reg_char_2 AXI3 READ_WRITE 23 256 0 0 0 192 288 0 10 3 2 6 10 0 0 9 6 1 0 1 1 1 0 0 1 1 1 4 0 0 256 226 N/A 692 345 1668 0 0 0 PRODUCTION 2.01 2024-03-28
xcvp1702 vsva3340 1LP axi_reg_device_support__conf_08 AXI3 READ_WRITE 29 64 0 0 0 120 240 0 15 15 7 10 9 3 2 0 3 4 1 2 0 30 15 0 1 0 0 1 1 1 1 1 0 8 1 0 69 122 N/A 552 659 2328 0 0 0 PRODUCTION 2.06 2023-09-14
xcvc2802 nsvh1369 2MP axi_reg_device_support__conf_09 AXI3 READ_WRITE 31 256 0 0 0 288 32 703 9 9 10 2 3 0 0 1 9 0 1 1 1 1 0 1 0 1 1 12 0 1 60 111 N/A 818 1079 2258 0 0 0 PRODUCTION 2.01 2024-01-17
xcvc2602 nsvh1369 2LLI axi_reg_device_support__conf_10 AXI3 READ_WRITE 25 32 0 444 0 24 20 0 9 10 15 2 7 1 1 2 0 0 5 6 0 0 0 1 1 0 0 1 1 0 2 1 0 13 16 N/A 706 1036 1064 0 0 0 ENGINEERING-SAMPLE 2.01 2024-01-17
xcve2102 sbva625 2HP axi_reg_device_support__conf_15 AXI3 READ_WRITE 19 128 0 0 0 224 112 0 1 10 7 15 15 0 1 7 14 0 0 1 0 1 0 1 1 1 1 5 1 1 72 165 N/A 871 850 1558 0 0 0 PRODUCTION 2.01 2024-03-29
xcvp1052_SE vfvf1760 2LLI axi_reg_device_support__conf_20 AXI4 READ_WRITE 40 32 5 598 0 20 116 0 2 2 9 1 9 0 0 29 5 0 0 0 1 1 0 1 0 1 1 236 0 6 99 78 N/A 706 335 1023 0 0 0 PRODUCTION 2.01 2024-01-17
xcvc1902 vsva2197 1LP char_versal_qor_axi4_full_versal_1LP AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 672 2314 4680 0 0 0 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 2MP char_versal_qor_axi4_full_versal_2MP AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 944 2333 4685 0 0 0 PRODUCTION 2.12 2023-09-01

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
ADDR_WIDTH
DATA_WIDTH
ID_WIDTH
AWUSER_WIDTH
ARUSER_WIDTH
RUSER_WIDTH
WUSER_WIDTH
BUSER_WIDTH
REG_AW
REG_AR
REG_W
REG_R
REG_B
NUM_SLR_CROSSINGS
PIPELINES_MASTER_AW
PIPELINES_SLAVE_AW
PIPELINES_MIDDLE_AW
PIPELINES_MASTER_AR
PIPELINES_SLAVE_AR
PIPELINES_MIDDLE_AR
PIPELINES_MASTER_W
PIPELINES_SLAVE_W
PIPELINES_MIDDLE_W
PIPELINES_MASTER_R
PIPELINES_SLAVE_R
PIPELINES_MIDDLE_R
USE_AUTOPIPELINING
WUSER_BITS_PER_BYTE
RUSER_BITS_PER_BYTE
SUPPORTS_NARROW_BURST
HAS_BURST
HAS_LOCK
HAS_CACHE
HAS_REGION
HAS_QOS
HAS_PROT
HAS_WSTRB
HAS_BRESP
HAS_RRESP
MAX_BURST_LENGTH
NUM_READ_THREADS
NUM_WRITE_THREADS
NUM_READ_OUTSTANDING
NUM_WRITE_OUTSTANDING
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 axi4_full_7z2 AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 931 2330 4673 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4_light_7z2 AXI4 READ_WRITE 32 1024 4 7 7 7 7 7 N/A 891 15 2332 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 axi4lite_7z2 AXI4LITE READ_WRITE 32 64 7 7 7 7 7 N/A 1443 15 223 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 1LV char_versal_qor_axi4_full_zu9e AXI4 READ_WRITE 32 1024 4 1 1 1 1 1 N/A 685 2327 4677 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.