Performance and Resource Utilization for DFX Controller v1.0

Vivado Design Suite Release 2024.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t fbg676 1 k7 vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 382 1075 1223 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t fbg676 1 k7 vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 354 1361 1546 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t fbg676 1 k7 vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 354 1443 1591 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t fbg676 1 k7 vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 359 1753 1919 0 0 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku040 fbva676 1 ku vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 483 1087 1245 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 fbva676 1 ku vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 410 1398 1549 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 fbva676 1 ku vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 472 1510 1624 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 fbva676 1 ku vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 427 1802 1931 0 0 0 PRODUCTION 1.25 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku13p ffve900 1 ku+ vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 658 1035 1232 0 0 0 PRODUCTION 1.29 05-01-2022
xcku13p ffve900 1 ku+ vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 658 1416 1533 0 0 0 PRODUCTION 1.29 05-01-2022
xcku13p ffve900 1 ku+ vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 697 1457 1608 0 0 0 PRODUCTION 1.29 05-01-2022
xcku13p ffve900 1 ku+ vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 658 1813 1906 0 0 0 PRODUCTION 1.29 05-01-2022

Virtex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7vx690t ffg1157 1 v7 vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 399 1091 1222 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1157 1 v7 vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 331 1342 1546 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1157 1 v7 vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 343 1432 1591 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1157 1 v7 vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 343 1735 1919 0 0 0 PRODUCTION 1.11 2014-09-11

Virtex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu095 ffvc1517 1 vu vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 489 1112 1244 0 0 0 PRODUCTION 1.26 12-04-2018
xcvu095 ffvc1517 1 vu vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 460 1455 1551 0 0 0 PRODUCTION 1.26 12-04-2018
xcvu095 ffvc1517 1 vu vsm2 rm2 decompress 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 472 1535 1628 0 0 0 PRODUCTION 1.26 12-04-2018
xcvu095 ffvc1517 1 vu vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 438 1844 1932 0 0 0 PRODUCTION 1.26 12-04-2018

Virtex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu11p flga2577 1 vu+ vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 635 1032 1232 0 0 0 PRODUCTION 1.28 03-30-2022
xcvu11p flga2577 1 vu+ vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 669 1407 1535 0 0 0 PRODUCTION 1.28 03-30-2022
xcvu11p flga2577 1 vu+ vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 708 1461 1603 0 0 0 PRODUCTION 1.28 03-30-2022
xcvu11p flga2577 1 vu+ vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 646 1789 1906 0 0 0 PRODUCTION 1.28 03-30-2022

Zynq-7000

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7z045 fbg676 1 z7 vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 388 1084 1224 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 fbg676 1 z7 vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 343 1344 1546 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 fbg676 1 z7 vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 365 1450 1591 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 fbg676 1 z7 vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=100 clk 343 1738 1919 0 0 0 PRODUCTION 1.12 2019-11-22

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
HAS_AXI_LITE_IF
RESET_ACTIVE_LEVEL
CP_FIFO_DEPTH
CP_FIFO_TYPE
CDC_STAGES
CP_COMPRESSION
Number of Virtual Socket Managers (VSMs)
HAS_AXIS_STATUS (All VSMs)
HAS_AXIS_CONTROL (All VSMs)
HAS_POR_RM (All VSMs)
POR_RM (All VSMs)
SKIP_RM_STARTUP_AFTER_RESET (All VSMs)
START_IN_SHUTDOWN (All VSMs)
RMS_ALLOCATED (All VSMs)
NUM_TRIGGERS_ALLOCATED (All VSMs)
NUM_HW_TRIGGERS (All VSMs)
Number of Reconfigurable Modules (RMs) (All VSMs)
SHUTDOWN_REQUIRED (All RMs)
STARTUP_REQUIRED (All RMs)
RESET_REQUIRED (All RMs)
RESET_DURATION (All RMs)
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu4cg fbvb900 1 zu vsm1 rm2 1 0 16 lutram 2 0 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 714 1061 1233 0 0 0 PRODUCTION 1.30 05-15-2022
xczu4cg fbvb900 1 zu vsm1 rm2 decompress 1 0 16 lutram 2 1 1 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 663 1416 1535 0 0 0 PRODUCTION 1.30 05-15-2022
xczu4cg fbvb900 1 zu vsm2 rm2 1 0 16 lutram 2 0 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 697 1448 1602 0 0 0 PRODUCTION 1.30 05-15-2022
xczu4cg fbvb900 1 zu vsm2 rm2 decompress 1 0 16 lutram 2 1 2 1 1 1 RM_0 0 0 2 2 2 2 no no no 1 icap_clk=200 clk 669 1804 1902 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.