Resource Utilization for Versal ACAP 100G Multirate Ethernet MAC (MRMAC) v2.1

Vivado Design Suite Release 2023.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Versal ACAP

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
MRMAC_PRESET_C0
MRMAC_LOCATION_C0
MRMAC_SPEED_C0
MRMAC_CLIENTS_C0
MRMAC_DATA_PATH_INTERFACE_PORT0_C0
MRMAC_DATA_PATH_INTERFACE_PORT1_C0
MRMAC_DATA_PATH_INTERFACE_PORT2_C0
MRMAC_DATA_PATH_INTERFACE_PORT3_C0
MAC_PORT0_RATE_C0
MAC_PORT0_TX_FLOW_C0
MAC_PORT0_RX_FLOW_C0
MAC_PORT1_RATE_C0
MAC_PORT1_TX_FLOW_C0
MAC_PORT1_RX_FLOW_C0
MAC_PORT2_RATE_C0
MAC_PORT2_TX_FLOW_C0
MAC_PORT2_RX_FLOW_C0
MAC_PORT3_RATE_C0
MAC_PORT3_TX_FLOW_C0
MAC_PORT3_RX_FLOW_C0
GT_TYPE_C0
LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 viva1596 2LP mrmac_1x100GE_mac_pcs 1x100GE CAUI-4 Wide MRMAC_X0Y3 1x100GE 1 Independent 384b Non-Segmented 100GE N/A N/A N/A 451 564 0 0 0 PRODUCTION 2.11 2022-11-23
xcvc1902 vsva2197 2MP mrmac_1x100GE_mac_pcs_pause 1x100GE CAUI-4 Wide MRMAC_X0Y3 1x100GE 1 Independent 384b Non-Segmented 100GE 1 1 N/A N/A N/A 451 564 0 0 0 PRODUCTION 2.11 2022-11-23
xcvc1902 viva1596 2LP mrmac_4x25GE_mac_pcs Start from scratch MRMAC_X0Y3 4x25GE 4 Independent 64b Non-Segmented Independent 64b Non-Segmented Independent 64b Non-Segmented Independent 64b Non-Segmented 25GE 25GE 25GE 25GE 466 582 0 0 0 PRODUCTION 2.11 2022-11-23
xcvc1902 viva1596 2LP mrmac_4x25GE_mac_pcs_pause Start from scratch MRMAC_X0Y3 4x25GE 4 Independent 64b Non-Segmented Independent 64b Non-Segmented Independent 64b Non-Segmented Independent 64b Non-Segmented 25GE 1 1 25GE 1 1 25GE 1 1 25GE 1 1 466 582 0 0 0 PRODUCTION 2.11 2022-11-23
xcvp1202 vsva2785 2MP test_1x100GEcaui4_default_gtm 1x100GE CAUI-4 Narrow MRMAC_X0Y1 GTM 451 564 0 0 0 ENGINEERING-SAMPLE 1.19 2023-02-03
xcvc1902 vsva2197 2MP test_1x100GEcaui4_gty_default 1x100GE CAUI-4 Narrow MRMAC_X0Y3 GTY 451 564 0 0 0 PRODUCTION 2.11 2022-11-23
xcvc1902 vsva2197 2MP test_4x25GE_gty_default 4x25GE Wide MRMAC_X0Y3 GTY 466 582 0 0 0 PRODUCTION 2.11 2022-11-23
xcvp1202 vsva2785 2MP test_4x25GE_gtyp_default 4x25GE Wide GTYP 466 582 0 0 0 ENGINEERING-SAMPLE 1.19 2023-02-03

COPYRIGHT

Copyright 2023 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.