Resource Utilization for DisplayPort 2.x TX Subsystem v1.0

Vivado Design Suite Release 2025.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
BITS_PER_COLOR
NUM_STREAMS
LANE_COUNT
PPC
AUDIO_ENABLE
VIDEO_INTERFACE
LINK_RATE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs MMCM PLL BUFGCE Ultra RAMs Speedfile Status
xcvu9p flga2104 2L vcu_usplus_2le_10g_1str 8 1 4 4 0 0 10.0 s_axi_aclk=100 s_axis_aclk_stream1=149 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 41974 60985 0 37 5 0 0 9 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_10g_1str_native 8 1 4 4 0 1 10.0 s_axi_aclk=100 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 39997 56711 0 32 4 0 0 9 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_10g_4str 8 4 4 4 0 0 10.0 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 77440 100242 0 76 20 0 0 9 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_13_5g_4str 8 4 4 4 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 101514 112384 0 92 4 0 0 12 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_13_5g_4str_8ppc 8 4 4 8 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 105578 115598 0 116 0 0 0 15 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_20g_1str_8ppc 8 1 4 8 0 0 20.0 s_axi_aclk=100 s_axis_aclk_stream1=149 tx_enc_clk=156 tx_lnk_clk=312 tx_vid_clk_stream1=149 50537 67927 0 47 0 0 0 10 0 PRODUCTION 1.28 03-30-2022
xcvu9p flga2104 2L vcu_usplus_2le_20g_4str_8ppc 8 4 4 8 0 0 20.0 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=156 tx_lnk_clk=312 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 105573 115617 0 116 0 0 0 13 0 PRODUCTION 1.28 03-30-2022

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
BITS_PER_COLOR
NUM_STREAMS
LANE_COUNT
PPC
AUDIO_ENABLE
VIDEO_INTERFACE
LINK_RATE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs MMCM PLL BUFGCE Speedfile Status
xczu9eg ffvb1156 2 zcu_usplus_2e_10g_1str 8 1 4 4 0 0 10.0 s_axi_aclk=100 s_axis_aclk_stream1=149 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 41986 60984 0 37 5 0 0 9 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_10g_1str_native 8 1 4 4 0 1 10.0 s_axi_aclk=100 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 39998 56712 0 32 4 0 0 9 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_10g_4str 8 4 4 4 0 0 10.0 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=78 tx_lnk_clk=312 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 77438 100240 0 76 20 0 0 9 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_13_5g_1str 8 1 4 4 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 49486 67133 0 41 1 0 0 9 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_13_5g_4str 8 4 4 4 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 101490 112397 0 92 4 0 0 10 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_13_5g_4str_8ppc 8 4 4 8 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 s_axis_aclk_stream2=149 s_axis_aclk_stream3=149 s_axis_aclk_stream4=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 tx_vid_clk_stream2=149 tx_vid_clk_stream3=149 tx_vid_clk_stream4=149 105593 115607 0 116 0 0 0 13 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 zcu_usplus_2e_13_g_1str_8ppc 8 1 4 8 0 0 13.5 s_axi_aclk=100 s_axis_aclk_stream1=149 tx_enc_clk=105 tx_lnk_clk=211 tx_vid_clk_stream1=149 50532 67930 0 47 0 0 0 10 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2025 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.