This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.
Data is provided for the following device families:
| Part Information | Configuration Parameters | Performance and Resource Utilization | |||||||||||||||||||||||||||||||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Device | Package | Speed Grade | Configuration Name | SAMPLES_PER_CLOCK |
MAX_COLS |
MAX_ROWS |
MAX_DATA_WIDTH |
AXIMM_DATA_WIDTH |
HAS_RGBX8 |
HAS_YUVX8 |
HAS_YUYV8 |
HAS_RGBX10 |
HAS_YUVX10 |
HAS_Y_UV8 |
HAS_Y_UV8_420 |
HAS_RGB8 |
HAS_YUV8 |
HAS_Y_UV10 |
HAS_Y_UV10_420 |
HAS_Y8 |
HAS_Y10 |
HAS_BGRX8 |
HAS_UYVY8 |
HAS_BGR8 |
HAS_RGBX12 |
HAS_RGB16 |
HAS_YUVX12 |
HAS_Y_UV12 |
HAS_Y_UV12_420 |
HAS_Y12 |
HAS_YUV16 |
HAS_Y_UV16 |
HAS_Y_UV16_420 |
HAS_Y16 |
HAS_Y_U_V8 |
HAS_Y_U_V8_420 |
HAS_Y_U_V10 |
MAX_NR_PLANES |
Clock Input | Fmax (MHz) | LUTs | FFs | DSPs | Ultra RAMs | 36k BRAMs | 18k BRAMs | Speedfile Status |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_09 | 1 | 10328 | 7760 | 8 | 64 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 623 | 3201 | 5287 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_10 | 2 | 10328 | 7760 | 8 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 591 | 3930 | 7199 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_11 | 4 | 10328 | 7760 | 8 | 256 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 427 | 5647 | 14525 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_12 | 8 | 10328 | 7760 | 8 | 512 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 4062 | 6904 | 0 | 0 | 7 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_14 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 466 | 3993 | 7498 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_15 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 450 | 5480 | 11469 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_16 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 591 | 9945 | 20836 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_17 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 458 | 3277 | 5672 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_19 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 412 | 8959 | 22300 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_20 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 427 | 10056 | 29128 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_22 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 474 | 2560 | 3803 | 1 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_24 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 396 | 15618 | 41674 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_26 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 677 | 2058 | 2872 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_29 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 583 | 4251 | 6944 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_31 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 435 | 5599 | 14603 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_32 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 490 | 3744 | 6534 | 0 | 0 | 7 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_33 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 474 | 3349 | 5645 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_34 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 435 | 5534 | 11852 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_36 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 419 | 8763 | 26661 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_37 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 575 | 4390 | 7109 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_38 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 568 | 4155 | 7592 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_41 | 1 | 10328 | 7760 | 8 | 64 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 529 | 6304 | 9371 | 2 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_42 | 2 | 10328 | 7760 | 8 | 128 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 419 | 7215 | 14175 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_44 | 8 | 10328 | 7760 | 8 | 512 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 373 | 20483 | 41458 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_45 | 1 | 10328 | 7760 | 10 | 64 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 458 | 3292 | 5523 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_47 | 4 | 10328 | 7760 | 10 | 256 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 591 | 7151 | 15039 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_48 | 8 | 10328 | 7760 | 10 | 512 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 427 | 8898 | 20121 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_49 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 677 | 1857 | 2402 | 0 | 0 | 8 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_50 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 599 | 3890 | 7216 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_51 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 450 | 5598 | 14525 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_53 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 443 | 4301 | 6926 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_54 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 435 | 5643 | 12292 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_55 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 560 | 10198 | 24535 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_57 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 466 | 3235 | 5504 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_58 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 450 | 4382 | 8333 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_60 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 560 | 12904 | 28335 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_61 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 450 | 4765 | 7509 | 2 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_62 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 458 | 4522 | 7856 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_63 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 583 | 7804 | 15731 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_64 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 529 | 15560 | 41374 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_65 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 458 | 3690 | 6697 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_67 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 583 | 6092 | 12938 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_68 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 443 | 10236 | 23377 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_69 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 482 | 3156 | 5285 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_70 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 458 | 3777 | 8716 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_71 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 575 | 9294 | 21593 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_72 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 568 | 12111 | 26484 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_73 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 583 | 3387 | 5620 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_74 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 450 | 4979 | 9526 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_75 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 591 | 6254 | 12429 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_76 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 529 | 17071 | 45048 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_77 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 506 | 1854 | 2426 | 0 | 0 | 8 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_78 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 474 | 3973 | 7200 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_82 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 662 | 2113 | 3019 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_83 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 427 | 8567 | 21408 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_84 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 498 | 3977 | 6261 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_88 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 404 | 12842 | 28385 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_89 | 1 | 10328 | 7760 | 10 | 64 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 506 | 5691 | 8850 | 3 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_90 | 2 | 10328 | 7760 | 10 | 128 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 381 | 9499 | 16422 | 3 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_92 | 8 | 10328 | 7760 | 10 | 512 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 365 | 22906 | 45624 | 3 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_12bit__conf_5 | 1 | 10328 | 7760 | 12 | 64 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 396 | 7059 | 11053 | 2 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_12bit__conf_6 | 2 | 10328 | 7760 | 12 | 128 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 388 | 9365 | 17325 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_16bit__conf_3 | 4 | 10328 | 7760 | 16 | 256 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 3 | ap_clk | 373 | 15633 | 28704 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_16bit__conf_4 | 8 | 10328 | 7760 | 16 | 512 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 3 | ap_clk | 450 | 37380 | 81706 | 3 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
| Part Information | Configuration Parameters | Performance and Resource Utilization | ||||||||||||||||||||||||||||||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Device | Package | Speed Grade | Configuration Name | SAMPLES_PER_CLOCK |
MAX_COLS |
MAX_ROWS |
MAX_DATA_WIDTH |
AXIMM_DATA_WIDTH |
HAS_RGBX8 |
HAS_YUVX8 |
HAS_YUYV8 |
HAS_RGBX10 |
HAS_YUVX10 |
HAS_Y_UV8 |
HAS_Y_UV8_420 |
HAS_RGB8 |
HAS_YUV8 |
HAS_Y_UV10 |
HAS_Y_UV10_420 |
HAS_Y8 |
HAS_Y10 |
HAS_BGRX8 |
HAS_UYVY8 |
HAS_BGR8 |
HAS_RGBX12 |
HAS_RGB16 |
HAS_YUVX12 |
HAS_Y_UV12 |
HAS_Y_UV12_420 |
HAS_Y12 |
HAS_YUV16 |
HAS_Y_UV16 |
HAS_Y_UV16_420 |
HAS_Y16 |
HAS_Y_U_V8 |
HAS_Y_U_V8_420 |
HAS_Y_U_V10 |
MAX_NR_PLANES |
Clock Input | Fmax (MHz) | LUTs | FFs | DSPs | 36k BRAMs | 18k BRAMs | Speedfile Status |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_13 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1575 | 2102 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_18 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 623 | 2310 | 3172 | 0 | 14 | 2 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_21 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 482 | 2878 | 3925 | 1 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_23 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 623 | 3223 | 4478 | 1 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_25 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 466 | 2632 | 3720 | 0 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_27 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 2206 | 3171 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_28 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 591 | 2973 | 4576 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_30 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 450 | 4657 | 7219 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_35 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 513 | 4667 | 7431 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_39 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 568 | 3243 | 4367 | 1 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_40 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 466 | 12896 | 26819 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_43 | 4 | 10328 | 7760 | 8 | 256 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 412 | 10769 | 14710 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_46 | 2 | 10328 | 7760 | 10 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 506 | 3422 | 6165 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_52 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 450 | 6625 | 12006 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_56 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 513 | 7488 | 12533 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_59 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 544 | 5650 | 11827 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_66 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 419 | 4886 | 7399 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_79 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 466 | 4514 | 7454 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_80 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 458 | 6648 | 11993 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_81 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 482 | 2765 | 3905 | 0 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_85 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 427 | 3524 | 4603 | 1 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_86 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 450 | 3715 | 5377 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_87 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 482 | 6995 | 10279 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_91 | 4 | 10328 | 7760 | 10 | 256 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 427 | 12398 | 17264 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_12bit__conf_7 | 4 | 10328 | 7760 | 12 | 256 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 381 | 15016 | 20238 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_12bit__conf_8 | 8 | 10328 | 7760 | 12 | 512 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 318 | 27420 | 45219 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_16bit__conf_1 | 1 | 10328 | 7760 | 16 | 64 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 357 | 6725 | 8417 | 2 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
| xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_16bit__conf_2 | 2 | 10328 | 7760 | 16 | 128 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 2 | ap_clk | 427 | 7377 | 9441 | 1 | 14 | 2 | PRODUCTION 1.30 05-15-2022 |
Copyright 2025 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.
The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.