This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.
Data is provided for the following device families:
Part Information | Configuration Parameters | Performance and Resource Utilization | |||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Device | Package | Speed Grade | Configuration Name | SAMPLES_PER_CLOCK |
MAX_COLS |
MAX_ROWS |
MAX_DATA_WIDTH |
AXIMM_DATA_WIDTH |
HAS_RGBX8 |
HAS_YUVX8 |
HAS_YUYV8 |
HAS_RGBX10 |
HAS_YUVX10 |
HAS_Y_UV8 |
HAS_Y_UV8_420 |
HAS_RGB8 |
HAS_YUV8 |
HAS_Y_UV10 |
HAS_Y_UV10_420 |
HAS_Y8 |
HAS_Y10 |
HAS_BGRX8 |
HAS_UYVY8 |
HAS_BGR8 |
HAS_RGBX12 |
HAS_RGB16 |
HAS_YUVX12 |
HAS_Y_UV12 |
HAS_Y_UV12_420 |
HAS_Y12 |
HAS_YUV16 |
HAS_Y_UV16 |
HAS_Y_UV16_420 |
HAS_Y16 |
HAS_Y_U_V8 |
HAS_Y_U_V8_420 |
HAS_Y_U_V10 |
MAX_NR_PLANES |
Clock Input | Fmax (MHz) | LUTs | FFs | DSPs | Ultra RAMs | 36k BRAMs | 18k BRAMs | Speedfile Status |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_11 | 4 | 10328 | 7760 | 8 | 256 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 482 | 3145 | 4936 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_12 | 8 | 10328 | 7760 | 8 | 512 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 575 | 9148 | 26736 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_13 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 490 | 1926 | 2576 | 0 | 0 | 8 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_17 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 474 | 2239 | 3259 | 0 | 0 | 16 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_20 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 607 | 5528 | 9431 | 0 | 0 | 14 | 2 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_21 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 443 | 3231 | 5365 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_25 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 450 | 4349 | 6942 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_27 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 427 | 8255 | 21238 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_29 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 482 | 3289 | 5682 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_32 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 443 | 8772 | 19473 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_33 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 506 | 1968 | 2667 | 0 | 0 | 8 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_36 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 427 | 8529 | 26628 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_37 | 1 | 10328 | 7760 | 8 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 482 | 3507 | 5869 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_38 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 450 | 4328 | 8330 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_39 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 482 | 3637 | 6208 | 1 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_40 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 412 | 14976 | 41337 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_41 | 1 | 10328 | 7760 | 8 | 64 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 568 | 4136 | 5516 | 1 | 0 | 16 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_42 | 2 | 10328 | 7760 | 8 | 128 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 544 | 6092 | 10047 | 1 | 0 | 14 | 2 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_08bit__conf_43 | 4 | 10328 | 7760 | 8 | 256 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 404 | 11559 | 21465 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_08bit__conf_44 | 8 | 10328 | 7760 | 8 | 512 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 474 | 20219 | 47187 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_45 | 1 | 10328 | 7760 | 10 | 64 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 599 | 3782 | 6252 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_46 | 2 | 10328 | 7760 | 10 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 669 | 2365 | 3410 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_47 | 4 | 10328 | 7760 | 10 | 256 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 412 | 8126 | 21033 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_48 | 8 | 10328 | 7760 | 10 | 512 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 373 | 16343 | 44061 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_50 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 482 | 4050 | 8056 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_55 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 427 | 5579 | 11838 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_56 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 419 | 11196 | 26599 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_57 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 568 | 5037 | 8061 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_58 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 490 | 2941 | 4527 | 0 | 0 | 14 | 2 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_60 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 388 | 17854 | 46763 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_61 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 591 | 3597 | 5729 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_63 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 435 | 6159 | 12282 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_64 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 427 | 10590 | 21438 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_65 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 443 | 4326 | 7409 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_66 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 575 | 5287 | 10012 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_67 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 575 | 7495 | 15809 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_68 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 575 | 5872 | 10130 | 1 | 0 | 14 | 2 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_69 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 607 | 3457 | 5564 | 0 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_70 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 427 | 5730 | 12162 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_71 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 412 | 8141 | 21162 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_74 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 591 | 4190 | 8323 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_76 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 575 | 9365 | 20237 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_77 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 435 | 4381 | 7117 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_78 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 450 | 3987 | 8882 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_80 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 490 | 14113 | 35082 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_82 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 435 | 5509 | 11931 | 0 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_83 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 474 | 2777 | 4413 | 0 | 0 | 7 | 1 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_84 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 537 | 14352 | 39681 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_85 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 599 | 3333 | 5370 | 1 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_86 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 435 | 4516 | 9350 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_10bit__conf_87 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 583 | 6449 | 12285 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_88 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 412 | 10020 | 21339 | 1 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_89 | 1 | 10328 | 7760 | 10 | 64 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | ap_clk | 419 | 4823 | 7089 | 2 | 0 | 16 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_10bit__conf_91 | 4 | 10328 | 7760 | 10 | 256 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 349 | 16482 | 33764 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_12bit__conf_5 | 1 | 10328 | 7760 | 12 | 64 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 443 | 4375 | 6776 | 2 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_12bit__conf_7 | 4 | 10328 | 7760 | 12 | 256 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 373 | 14847 | 29901 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_12bit__conf_8 | 8 | 10328 | 7760 | 12 | 512 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 466 | 25747 | 50132 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 1LP | v_frmbuf_wr_16bit__conf_1 | 1 | 10328 | 7760 | 16 | 64 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 3 | ap_clk | 357 | 7806 | 11422 | 2 | 0 | 24 | 0 | PRODUCTION 2.14 2025-03-24 |
xcvc1902 | vsva2197 | 2MP | v_frmbuf_wr_16bit__conf_2 | 2 | 10328 | 7760 | 16 | 128 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 3 | ap_clk | 466 | 12357 | 21532 | 2 | 0 | 21 | 3 | PRODUCTION 2.14 2025-03-24 |
Part Information | Configuration Parameters | Performance and Resource Utilization | ||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Device | Package | Speed Grade | Configuration Name | SAMPLES_PER_CLOCK |
MAX_COLS |
MAX_ROWS |
MAX_DATA_WIDTH |
AXIMM_DATA_WIDTH |
HAS_RGBX8 |
HAS_YUVX8 |
HAS_YUYV8 |
HAS_RGBX10 |
HAS_YUVX10 |
HAS_Y_UV8 |
HAS_Y_UV8_420 |
HAS_RGB8 |
HAS_YUV8 |
HAS_Y_UV10 |
HAS_Y_UV10_420 |
HAS_Y8 |
HAS_Y10 |
HAS_BGRX8 |
HAS_UYVY8 |
HAS_BGR8 |
HAS_RGBX12 |
HAS_RGB16 |
HAS_YUVX12 |
HAS_Y_UV12 |
HAS_Y_UV12_420 |
HAS_Y12 |
HAS_YUV16 |
HAS_Y_UV16 |
HAS_Y_UV16_420 |
HAS_Y16 |
HAS_Y_U_V8 |
HAS_Y_U_V8_420 |
HAS_Y_U_V10 |
MAX_NR_PLANES |
Clock Input | Fmax (MHz) | LUTs | FFs | DSPs | 36k BRAMs | 18k BRAMs | Speedfile Status |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_09 | 1 | 10328 | 7760 | 8 | 64 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 443 | 3305 | 4367 | 0 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_10 | 2 | 10328 | 7760 | 8 | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1903 | 2580 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_14 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1890 | 2578 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_15 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 2403 | 3438 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_16 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 482 | 7960 | 19707 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_18 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 474 | 3623 | 6211 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_19 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 498 | 5251 | 7712 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_22 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 435 | 4942 | 7773 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_23 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 466 | 5498 | 8388 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_24 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 458 | 8475 | 13907 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_26 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1857 | 2459 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_28 | 8 | 10328 | 7760 | 8 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 513 | 7177 | 19775 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_30 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | ap_clk | 498 | 3345 | 5962 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_31 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 2384 | 3457 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_34 | 2 | 10328 | 7760 | 8 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1900 | 2578 | 0 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_08bit__conf_35 | 4 | 10328 | 7760 | 8 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 498 | 4701 | 7319 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_49 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 443 | 3333 | 4462 | 0 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_51 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 474 | 4601 | 7512 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_52 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 404 | 11940 | 25680 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_53 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 482 | 3031 | 4321 | 1 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_54 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 506 | 3469 | 5139 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_59 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 482 | 7375 | 14310 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_62 | 2 | 10328 | 7760 | 10 | 128 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 450 | 4690 | 6468 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_72 | 8 | 10328 | 7760 | 10 | 512 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 443 | 9973 | 15877 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_73 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ap_clk | 631 | 1802 | 2270 | 1 | 7 | 1 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_75 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | ap_clk | 443 | 7036 | 13823 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_79 | 4 | 10328 | 7760 | 10 | 256 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 3 | ap_clk | 490 | 4432 | 7216 | 0 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_81 | 1 | 10328 | 7760 | 10 | 64 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 443 | 3716 | 5034 | 1 | 18 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_90 | 2 | 10328 | 7760 | 10 | 128 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | ap_clk | 381 | 7602 | 10595 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_10bit__conf_92 | 8 | 10328 | 7760 | 10 | 512 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 3 | ap_clk | 333 | 23583 | 35009 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_12bit__conf_6 | 2 | 10328 | 7760 | 12 | 128 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 3 | ap_clk | 412 | 9273 | 13203 | 1 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_16bit__conf_3 | 4 | 10328 | 7760 | 16 | 256 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 3 | ap_clk | 357 | 18053 | 28247 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
xczu7ev | ffvc1156 | 2 | v_frmbuf_wr_16bit__conf_4 | 8 | 10328 | 7760 | 16 | 512 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 3 | ap_clk | 302 | 37878 | 66528 | 2 | 21 | 3 | PRODUCTION 1.30 05-15-2022 |
Copyright 2025 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.
The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.