Resource Utilization for HDMI PHY Controller v1.0

Vivado Design Suite Release 2024.2

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
DRPCLK_FREQ
CHANNEL_SITE
Tx_GT_Ref_Clock_Freq
Rx_GT_Ref_Clock_Freq
C_Tx_No_Of_Channels
C_Tx_Protocol
C_Rx_No_Of_Channels
C_Rx_Protocol
C_TX_REFCLK_SEL
C_TX_FRL_REFCLK_SEL
C_RX_REFCLK_SEL
C_RX_FRL_REFCLK_SEL
C_NIDRU_REFCLK_SEL
C_TX_PLL_SELECTION
C_RX_PLL_SELECTION
C_NIDRU
C_INPUT_PIXELS_PER_CLOCK
C_VIPER_REG
C_INT_HDMI_VER_CMPTBLE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu19p fsva3824 2 test_upver_hdmi_phy_gtye4_t1 100.0 X0Y4 400 400 4 HDMI 2.1 4 HDMI 2.1 1 2 0 2 2 6 0 true 4 true 3 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[0].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[0].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[1].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[1].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[2].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[2].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[3].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gtye4_top.my_ip_gtwrapper_gtwizard_gtye4_inst/gen_gtwizard_gtye4.gen_cpll_cal_gtye4.gen_cpll_cal_inst[3].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gtye4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 drpclk=40 gtnorthrefclk00_in=400 gtnorthrefclk01_in=400 gtnorthrefclk0_in=400 gtnorthrefclk0_odiv2_in=400 mgtrefclk0_pad_p_in=400 mgtrefclk1_pad_p_in=400 rx_tmds_clk=297 rx_video_clk=149 tx_tmds_clk=297 tx_video_clk=149 vid_phy_axi4lite_aclk=100 vid_phy_rx_axi4s_aclk=300 vid_phy_sb_aclk=100 vid_phy_tx_axi4s_aclk=300 7975 10902 3 0 0 PRODUCTION 1.31 12-02-2020

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
DRPCLK_FREQ
CHANNEL_SITE
Tx_GT_Ref_Clock_Freq
Rx_GT_Ref_Clock_Freq
C_Tx_No_Of_Channels
C_Tx_Protocol
C_Rx_No_Of_Channels
C_Rx_Protocol
C_TX_REFCLK_SEL
C_TX_FRL_REFCLK_SEL
C_RX_REFCLK_SEL
C_RX_FRL_REFCLK_SEL
C_NIDRU_REFCLK_SEL
C_TX_PLL_SELECTION
C_RX_PLL_SELECTION
C_NIDRU
C_INPUT_PIXELS_PER_CLOCK
C_VIPER_REG
C_INT_HDMI_VER_CMPTBLE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu17eg ffve1924 3 test_upver_hdmi_phy_gthe4_t5 100.0 X0Y0 400 400 4 HDMI 2.1 4 HDMI 2.1 1 3 5 3 3 6 0 true 4 true 3 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[0].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[0].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[1].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[1].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[2].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[2].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[3].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_rx_i/gen_cal_rx_en.bufg_gt_rxoutclkmon_inst/O=300 DUT/inst/gt_wrapper_inst/inst/gen_gtwizard_gthe4_top.my_ip_gtwrapper_gtwizard_gthe4_inst/gen_gtwizard_gthe4.gen_cpll_cal_gthe4.gen_cpll_cal_inst[3].gen_inst_cpll_cal.gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_inst/gtwizard_ultrascale_v1_7_19_gthe4_cpll_cal_tx_i/bufg_gt_txoutclkmon_inst/O=300 drpclk=40 gtnorthrefclk10_in=400 gtnorthrefclk11_in=400 gtnorthrefclk1_in=400 gtnorthrefclk1_odiv2_in=400 gtsouthrefclk1_in=400 gtsouthrefclk1_odiv2_in=400 mgtrefclk1_pad_p_in=400 rx_tmds_clk=297 rx_video_clk=149 tx_tmds_clk=297 tx_video_clk=149 vid_phy_axi4lite_aclk=100 vid_phy_rx_axi4s_aclk=300 vid_phy_sb_aclk=100 vid_phy_tx_axi4s_aclk=300 7970 10902 3 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.