Resource Utilization for HDMI 2.1 Transmitter Subsystem v1.2

Vivado Design Suite Release 2024.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Versal ACAP

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 1LP hdmi_2_1_tx_conf_51 false 12 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 16034 19725 2 18 9 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2LP hdmi_2_1_tx_conf_52 true 10 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 32528 30782 2 16 10 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 1MP hdmi_2_1_tx_conf_53 true 10 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 29566 26164 2 11 8 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP hdmi_2_1_tx_conf_54 true 8 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 32680 31206 2 16 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 3HP hdmi_2_1_tx_conf_55 false 10 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 12665 14226 2 11 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 1LP hdmi_2_1_tx_conf_56 false 10 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 16159 19704 2 16 10 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LHP hdmi_2_1_tx_conf_57 true 10 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 29623 26202 2 11 8 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1MP hdmi_2_1_tx_conf_58 false 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 12572 14154 2 11 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsvd1760 2LP hdmi_2_1_tx_conf_59 false 8 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 15805 19226 2 16 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 2MP hdmi_2_1_tx_conf_60 true 12 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 29743 26087 2 11 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 3HP hdmi_2_1_tx_conf_61 true 8 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 29366 26135 2 11 8 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP hdmi_2_1_tx_conf_62 false 10 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 12738 14264 2 11 8 PRODUCTION 2.13 2024-03-28
xcvm1802 vsva2197 1MP hdmi_2_1_tx_conf_63 true 8 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 32379 30775 2 16 8 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP hdmi_2_1_tx_conf_64 true 16 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 29856 26448 2 11 8 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LHP hdmi_2_1_tx_conf_65 false 10 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 15918 19115 2 16 10 PRODUCTION 2.13 2024-03-28

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.