Resource Utilization for Video Processing Subsystem v2.3

Vivado Design Suite Release 2025.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

versal

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_SCALER_ALGORITHM
C_TOPOLOGY
C_SAMPLES_PER_CLK
C_MAX_DATA_WIDTH
C_MAX_COLS
C_MAX_ROWS
C_H_SCALER_TAPS
C_V_SCALER_TAPS
C_H_CHROMA_ALGORITHM
C_V_CHROMA_ALGORITHM
C_H_CHROMA_TAPS
C_V_CHROMA_TAPS
C_ENABLE_INTERLACED
C_ENABLE_DMA
C_SCALER_ENABLE_422
C_ENABLE_CSC
C_CSC_ENABLE_422
C_CSC_ENABLE_WINDOW
C_DEINT_MOTION_ADAPTIVE
C_COLORSPACE_SUPPORT
Fixed clocks (MHz) LUTs FFs DSPs Ultra RAMs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 2MP v_proc_ss_csc 3 4 10 8192 4320 false false 2 aclk=150 2200 2219 60 0 0 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_csc_1LP 3 4 10 8192 4320 false false 2 aclk=150 2200 2217 60 0 0 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_deint 2 4 10 8192 4320 true true 0 aclk=150 12747 9387 4 0 30 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_deint_1LP 2 4 10 8192 4320 true true 0 aclk=150 14519 10063 4 0 30 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_full_max 2 1 4 10 3840 2160 6 6 2 2 4 4 true true true false true true true 0 aclk_axi_mm=200 aclk_axis=300 aclk_ctrl=100 49379 64788 272 0 77 29 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_full_max_1LP 2 1 4 10 3840 2160 6 6 2 2 4 4 true true true false true true true 0 aclk_axi_mm=200 aclk_axis=300 aclk_ctrl=100 46688 70792 260 0 83 29 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_hcresampler 5 4 10 8192 4320 2 4 aclk=150 1777 2760 32 0 0 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_hcresampler_1LP 5 4 10 8192 4320 2 4 aclk=150 1775 2758 32 0 0 0 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_scaler_all 2 0 4 10 8192 4320 6 6 true true 0 aclk_axis=300 aclk_ctrl=100 11424 12312 176 12 22 9 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_scaler_all_1LP 2 0 4 10 8192 4320 6 6 true true 0 aclk_axis=300 aclk_ctrl=100 11208 14665 176 12 22 9 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_scaler_rgb444 2 0 4 10 8192 4320 6 6 false false 2 aclk_axis=300 aclk_ctrl=100 8516 10261 144 12 8 2 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 2MP v_proc_ss_vcresampler 4 4 10 8192 4320 2 4 aclk=150 1722 2431 16 0 12 6 PRODUCTION 2.14 2025-03-24
xcvc1902 vsva2197 1LP v_proc_ss_vcresampler_1LP 4 4 10 8192 4320 2 4 aclk=150 1721 2430 16 0 12 6 PRODUCTION 2.14 2025-03-24

zynquplus

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_SCALER_ALGORITHM
C_TOPOLOGY
C_SAMPLES_PER_CLK
C_MAX_DATA_WIDTH
C_MAX_COLS
C_MAX_ROWS
C_H_SCALER_TAPS
C_V_SCALER_TAPS
C_H_CHROMA_ALGORITHM
C_V_CHROMA_ALGORITHM
C_H_CHROMA_TAPS
C_V_CHROMA_TAPS
C_ENABLE_INTERLACED
C_ENABLE_DMA
C_SCALER_ENABLE_422
C_ENABLE_CSC
C_CSC_ENABLE_422
C_CSC_ENABLE_WINDOW
C_DEINT_MOTION_ADAPTIVE
C_COLORSPACE_SUPPORT
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu7ev ffvc1156 2 v_proc_ss_csc_4k 3 4 10 3840 2160 false false 2 aclk=150 2348 2226 60 0 0 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_csc_8k 3 4 10 8192 4320 false false 2 aclk=150 2341 2217 60 0 0 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_deint_4k 2 4 10 3840 2160 true true 0 aclk=149 9841 9712 4 34 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_deint_8k 2 4 10 8192 4320 true true 0 aclk=149 9841 9712 4 34 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_full_max_4k 2 1 4 10 3840 2160 6 6 2 2 4 4 true true true false true true true 0 aclk_axi_mm=200 aclk_axis=150 aclk_ctrl=100 49237 63348 272 80 32 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_full_max_8k 2 1 4 10 8192 4320 6 6 2 2 4 4 true true true false true true true 0 aclk_axi_mm=200 aclk_axis=150 aclk_ctrl=100 49394 63476 272 82 29 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_hcresampler_4k 5 4 10 3840 2160 2 4 aclk=150 2004 2721 32 0 0 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_hcresampler_8k 5 4 10 8192 4320 2 4 aclk=150 1943 2778 32 0 0 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_all_4k 2 0 4 10 3840 2160 6 6 true true 0 aclk_axis=150 aclk_ctrl=100 11011 11118 176 32 15 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_all_8k 2 0 4 10 8192 4320 6 6 true true 0 aclk_axis=150 aclk_ctrl=100 11184 11197 176 22 10 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_hcr_4k 2 0 4 10 3840 2160 6 6 true true 1 aclk_axis=150 aclk_ctrl=100 9911 10069 176 25 8 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_hcr_8k 2 0 4 10 8192 4320 6 6 true true 1 aclk_axis=150 aclk_ctrl=100 10141 10138 176 8 2 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_rgb444_4k 2 0 4 10 3840 2160 6 6 false false 2 aclk_axis=150 aclk_ctrl=100 7981 7738 144 25 8 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_scaler_rgb444_8k 2 0 4 10 8192 4320 6 6 false false 2 aclk_axis=150 aclk_ctrl=100 8183 7801 144 8 2 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_vcresampler_4k 4 4 10 3840 2160 2 4 aclk=150 1625 2335 16 6 6 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_proc_ss_vcresampler_8k 4 4 10 8192 4320 2 4 aclk=150 1675 2336 16 12 7 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2025 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.